$\ensuremath{\mathsf{ECE601}}\xspace$  | Advanced Analog Integrated Circuits

# Variable Gain Amplifier

Abdelrahman Hassan Muhammed – Student ID: 202211466

#### Task

In this project, you are required to implement a fully differential variable gain amplifier (VGA) based on the inverting amplifier shown below.



#### Requirements

| Supply Voltage      | 1.2 V        | BW                           | 25 MHz      |  |
|---------------------|--------------|------------------------------|-------------|--|
| Programmable Gain   | 3dB:5dB:23dB | Output Swing                 | > 1.6 Vpp   |  |
| Gain Error          | < 1%         | Input Referred Thermal Noise | < 100 uVrms |  |
| Load Capacitance    | 1.5 pF       | PM Differential Loop         | > 60°       |  |
| Current Consumption | < 1.5 mA     | PM Common-Mode Loop          | > 45°       |  |

- Use two different common mode feedback circuits.
- Minimize area of your design
- Assume that you have a current source of 50µA coming from VDD (PMOS direction). Any voltages or currents needed should be generated from VDD or the current source using biasing circuits.

#### Design Procedures

#### Step 1 | Error Amplifier

01. The open loop gain of error amplifier depends on the maximum error we can accept in the closed loop gain

$$\begin{split} A_{VCL} &= \frac{A_{VOL}}{1 + \beta A_{VOL}} \rightarrow ideally \ A_{VCL} = \frac{1}{\beta} \\ \varepsilon_s &= \left| \frac{Ideal - Actual}{Ideal} \right| \rightarrow \frac{1}{100} \geq \left| \frac{\frac{1}{\beta} - \frac{A_{VOL}}{1 + \beta A_{VOL}}}{\frac{1}{\beta}} \right| \approx \frac{1}{\beta A_{VOL}} \rightarrow \therefore \ \beta A_{VOL} \geq 100 = \ 40 \ dB \\ & \text{for} \ \beta_{min} \rightarrow A_{VOL} \geq 1430 = 63 \ dB \end{split}$$

02. The Unity gain frequency of the error amplifier is equal to the closed loop

$$UGF = A_{cl} \times BW_{cl} = A_{ol} \times BW_{ol}$$

$$14.2 \times 25 \text{ MHz} = 1430 \times BW_{ol} \rightarrow \therefore BW_{ol} \ge 250 \text{ kHz}$$

03. Since no spec on the CM input range so, I used PMOS input Stage, and for the differential OpAmp topology chosen is the Differential Two Stage Miller Compensated OTA due to its high gain and its higher output swing.



- 04. Since no constrains on CMIR  $\rightarrow$  Choose PMOS input devices as they give better matching and better  $f_{nd}$
- 05. General considerations
  - $\bullet \quad \quad C_L = \ \alpha \times C_C \to Choose \ \alpha = 2 \qquad \quad \text{and} \qquad \quad C_C = \beta \times C_{GS4} \to Choose \ \beta = 3 \qquad \quad \text{and} \qquad \quad \frac{\omega_{p2}}{\omega_u} = \gamma \to Choose \ \gamma = 2$
- 06. Since no constrains on CMIR  $\rightarrow$  Choose PMOS input devices as they give better matching and better  $f_{nd}$
- 07. Design Methodology

Choose  $\alpha$ ,  $\beta$ , and  $\gamma$ 

 $\label{eq:find_min} \begin{aligned} & \operatorname{Find} \ \operatorname{min} \ f_t \ \operatorname{required} \\ & \operatorname{for specific GBW} \end{aligned}$ 

Find L for  $2^{nd}$  stage input that achieve the required ft at gmoverID

For a gmoverID get ID4 = ID/CGS \* CGS6 W = ID4 \* JD

From gmoverID charts find W3 and W5 and calc Av2 and Av1

M3,5 biased in SI with large L to increase mirroring accuracy and

From  $\gamma$  get gm1 for chosen gmoverID

Set L2 = L4 and bias M2 at the same bias point as M4 to cancel systematic offset

Determine L1 needed to achieve Av1 at chosen  ${\it gmoverID}$ 

#### 08. M4 Sizing

- $\begin{array}{l} :: \text{GBW} = {g_{m1}}/{2\pi \times C_c} \text{ and } f_{nd} = {g_{m4}}/{2\pi \times C_L} \\ \to :: \text{GBW} = \frac{f_{nd}}{\gamma} = \frac{g_{m4}}{2\pi \times \alpha\beta\gamma \times C_{gs4}} \\ \to :: \text{GBW} = \frac{f_{T4}}{\alpha\times\beta\gamma \times C_{gs4}} \\ \to :: \text{GBW} = \frac{f_{T4}}{2\pi\times\alpha\beta\gamma \times C_{gs4}} \\ \to :: \text{GBW} = \frac$









#### 09. Sizing of Current Mirror M5

Since no spec on CMRR  $\rightarrow$  Assume relatively long  $L_5=1$  um and bias it in SI  $\frac{g_m}{l_D}=12$  to get better  $R_o$  and better mirroring  $\square$ 

 $\square$ 









 $A_{V2} = g_{m4} \times (r_{o4} \parallel r_{o5}) = 40 \rightarrow A_{V1} = A_{V/A_{V2}} = 36$ 

## 10. Sizing of M2A, M2B

- $\because \ \omega_{\text{p2}}/\omega_{\text{u}} = 2 \ \rightarrow \ g_{\text{m4}}/g_{\text{m1}} = \ 4 \ \rightarrow \ g_{\text{m1}} \ = \ 1.9 \ \text{mS}$
- Biasing M1 in MI  $^{g_{m1}}/I_D = 16 \rightarrow I_{D1} = I_{D2} = 119 \text{ uA} \rightarrow I_{B1} = 238 \text{ uA}$

 $= \text{set } L_2 = L_4 = 320 \text{ nm and bias it at the same point} \\ \frac{g_{m2}}{I_D} = 16 \rightarrow \text{to cancel systematic offset} \\ \rightarrow W_2 = 21.09 \text{ um} \\ \rightarrow R_{o2} = 30 \text{ k}\Omega$ 





15 GM/ID 25

10

## 11. Sizing of M1A, M1B

 $\bullet \qquad A_{V1} = g_{m1} \times (r_{o1} \parallel r_{o2}) = 36 \rightarrow R_{o1} \geq 51 \text{ k}\Omega \rightarrow \because \frac{g_{m1}}{I_D} = 16 \rightarrow L_1 = 1.2 \text{ um} \rightarrow W_1 = 279.5 \text{ um and } V_{SG1} = 356.8 \text{ mV}$ 



#### 12. Sizing of Current Mirror M3

 $^{\bullet} \hspace{0.5cm} I_{D3} \hspace{0.1cm} = 2I_{D1} = 238 \hspace{0.1cm} uA \rightarrow Assume \hspace{0.1cm} relatively \hspace{0.1cm} long \hspace{0.1cm} L_{3} = 1 \hspace{0.1cm} um \hspace{0.1cm} and \hspace{0.1cm} bias \hspace{0.1cm} it \hspace{0.1cm} in \hspace{0.1cm} SI \hspace{0.1cm} to \hspace{0.1cm} get \hspace{0.1cm} better \hspace{0.1cm} mirroring \hspace{0.1cm} ^{g_{m}}/_{I_{D}} = 12 \hspace{0.1cm} (I_{D3} + I_{D3} +$ 





## 13. Sizing Summary

|          | M1A      | M1B      | M2A    | M2B    | M3       | M4       | M5       |
|----------|----------|----------|--------|--------|----------|----------|----------|
| L        | 1.2 um   | 1.2 um   | 320 nm | 320 nm | 1 um     | 320 nm   | 1 um     |
| W        | 279.5 um | 279.5 um | 21 um  | 21 um  | 191.8 um | 84.37 um | 383.9 um |
| gmoverID | 16       | 16       | 16     | 16     | 12       | 16       | 12       |

14. From the assumed  $V^*$ , select suitable common mode input

$$-V_{SG1} - V_3^* + V_{DD} > V_{incm} > -V_{SG1} + V_1^* + V_{GS4} \rightarrow 0.67 > V_{incm} > 0.148.6$$

15. We will start with a behavioral CMFB network like the one shown below. We use ideal buffers to avoid loading the OTA output with the CM sensing resistors. Note that we don't need high gain in the CMFB loop; thus, we use a gain = 1 in the error amplifier



16. Apply DC operating points



## 17. Apply AC Analysis



#### 18. Fine Tuning

• The Required gain is not achieved and there's a margin in the BW, so I increase the L2 from 320n to 330nm



Step 2 | Common Mode Feedback

#### Circuit No1: Buffered CMFB

- 20uA current is divided between the CMFB branches. I assumed L = 1um and gm/ID = 15 for all transistors with unknown L or gm/ID for simplicity
- The CD (buffers) were used to buffer the OTA output to avoid loading the OTA with sensing resistors.
- The 20µA current was chosen to be distributed unequally among the branches, where the differential pair transistors were designed to get higher current to increase the differential input range and avoid full steering of the current [5.5µA was chosen for each branch of the differential pair and 3µA in the other branches].
- The sensing resistors are chosen such that the max current lowing through them (when diff sig is max) is less than the CD bias current, this avoids starving the CD when the diff output sig has its max excursion
- An extra buffer was used for Vref such that it experiences the same VSG shift as the OTA output



 $\underline{{\sf Circuit\ No2}:{\sf Comparator\ CMFB}}$ 

- CM sensing circuit rejects differential signals as long as the sensing differential pair remains linear
- Choose Veff of sensing MOSs large enough to sustain largest possible output swing.

• 30uA current is divided between the CMFB branches equally.



Step 3 | Closed loop Feedback

 $1. \quad \mbox{Apply} \ \mbox{ac} \ \mbox{and} \ \mbox{STB} \ \mbox{analysis} \ \mbox{for} \ \mbox{max} \ \mbox{and} \ \mbox{min} \ \mbox{closed} \ \mbox{loop} \ \mbox{gain} \ \mbox{conditions}$ 



At Higher gain both BW and PM requirements are achieved with the required accuracy but at lower gain, the PM is about 30 degree which doesn't meet the requirements and the BW is extended beyond the spec so, the compensation capacitor needs to be tuned between the max and min gain settings

#### 2. Programable Cc





With programmable Cc we achieve the required STB PM at the required BW

# 3. Resistor Bank



The feedback resistance will be a bank of resistors in parallel where R varies from 3.3 k $\Omega$  to 14.2 k $\Omega$  and Rin = 1 k $\Omega$ 

Step 4 | Reporting

## 1. DC Operating Points



2. Calculate the Op-amp's input common-mode range and total power consumption.

$$-V_{SG1} - V_3^* + V_{DD} > V_{incm} > -V_{SG1} + V_1^* + V_{GS4}$$
$$0.67 > V_{incm} > 0.148$$



Total current consumption for the amplifier and the common mode feedback circuit is 1.34 mA which equal 1.608 mW

3. Plot the AC response (gain, phase) of the open loop (use stability analysis of Cadence) for all gain settings. Show the GBW and PM of the differential loop and the common-mode feedback loop.











| Point                        | ^ | Test                                           | Output      | Nominal | Spec    | Weight  | Pass/Fail |
|------------------------------|---|------------------------------------------------|-------------|---------|---------|---------|-----------|
| Parameters: Decoder_value=1  |   |                                                |             |         |         |         |           |
| 1                            |   | AnalogIC:FINAL_FD_TWO_STAGE_MILLER_OTA_CL_TB:1 | PM CM Loop  | 55.81   | @ 00 ID |         |           |
| 1                            |   | AnalogIC:FINAL_FD_TWO_STAGE_MILLER_OTA_CL_TB:1 | GBW CM Loop | 5.262M  |         | @ 23 dB |           |
| Parameters: Decoder_value=3  |   |                                                |             |         |         |         |           |
| 2                            |   | AnalogIC:FINAL_FD_TWO_STAGE_MILLER_OTA_CL_TB:1 | PM CM Loop  | 64.61   |         | @ 10 ID |           |
| 2                            |   | AnalogIC:FINAL_FD_TWO_STAGE_MILLER_OTA_CL_TB:1 | GBW CM Loop | 3.141M  |         | @ 18 dB |           |
| Parameters: Decoder_value=7  |   |                                                |             |         |         |         |           |
| 3                            |   | AnalogIC:FINAL_FD_TWO_STAGE_MILLER_OTA_CL_TB:1 | PM CM Loop  | 65.62   |         | @ 19 JD |           |
| 3                            |   | AnalogIC:FINAL_FD_TWO_STAGE_MILLER_OTA_CL_TB:1 | GBW CM Loop | 2.639M  |         | @ 13 dB |           |
| Parameters: Decoder_value=15 | , |                                                |             |         |         |         |           |
| 4                            |   | AnalogIC:FINAL_FD_TWO_STAGE_MILLER_OTA_CL_TB:1 | PM CM Loop  | 63.3    |         | @ 0 JD  |           |
| 4                            |   | AnalogIC:FINAL_FD_TWO_STAGE_MILLER_OTA_CL_TB:1 | GBW CM Loop | 2.506M  |         | @ 8 dB  |           |
| Parameters: Decoder_value=31 |   |                                                |             |         |         |         |           |
| 5                            |   | AnalogIC:FINAL_FD_TWO_STAGE_MILLER_OTA_CL_TB:1 | PM CM Loop  | 60.11   |         | 0 - 15  |           |
| 5                            |   | AnalogIC:FINAL_FD_TWO_STAGE_MILLER_OTA_CL_TB:1 | GBW CM Loop | 2.521M  |         | @ 3 dB  |           |

- lacktriangle The Differential STB Phase Margin is within 65.9 and 68.9 degree which is within the specs
- The Common-Mode STB Phase Margin is within 55.8 and 65.6 degree which is within the specs
- 4. Plot the AC response (gain, BW) of the closed loop for all gain settings (in same plot).



- Figure shows the different gain states and shows that within the Bandwidth which is 25 MHz the error in gain is less than 1%
- 5. Simulate and plot the Opamp's CMRR and PSRR (using only 1 Opamp output) for different CMFB BW.





6. Compare performance of different common feedback circuits used in terms of stability, CMRR, PSRR, effect on differential gain (you have to run Monte-Carlo in order to get effect of mismatch)





7. Plot the transient response for a small differential step input (100mV) for all gain settings (in same plot).



8. Plot the transient response (single-ended outputs and differential output) for the following inputs a. Sine signal of 100mVpp (differential) at 1MHz and max gain. Plot DFT (in log scale) and calculate THD in dB.





b. Sine signal of 1Vpp (differential) at 1MHz and min gain. Plot DFT (in log scale) and calculate THD in dB.



9. Show the input referred noise plot and noise summary for worst case gain setting.



- The input referred noise at min gain is 51.6 uVrms which is within the spec of 100uVrms
- 10. Show noise PSD at 1MHz and integrated noise from 1kHz to BW. What are the main noise contributors?



11. Simulate the input referred random offset of the Op-amp (Using Monte-Carlo).



# 12. Results Summary

| Spec                         | Required          | Achieved              |
|------------------------------|-------------------|-----------------------|
| Gain                         | 3dB : 5dB : 23dB  | 3dB:5dB:23dB          |
| Gain Error (%)               | 1%                | < 0.8%                |
| BW                           | 25 MHz            | 36 MHz                |
| Output Swing (VPP)           | 1.6V Differential | 1.95V Differential    |
| Input Referred Thermal Noise | < 100  uVrms      | 51 uVrms              |
| Differential Loop PM         | > 60              | > 65.9                |
| Common-Mode Loop PM          | > 45              | > 63                  |
| Current Consumption (mA)     | 1.5 mA            | 1.35 mA               |
| Area um²                     | -                 | $54145~\mathrm{um^2}$ |